## Application Note

# Understanding BQ76905, BQ76907 Voltage Sampling Measurement Loop



Jayden Li, Jenson Fang

#### **ABSTRACT**

BQ76905, BQ76907 is a BMS analog front-end device, supporting 2-7S battery packs. The device has many advantages such as high-sampling accuracy, low-power consumption, rich-protection functions, support for out-of-order power-on, integrated low-side driver, integrated LDO and internal balancing circuit, and is widely used in BMS designs for vacuum cleaners, power tools, drones, and other applications. However, many are often confused about our internal voltage sampling cycle when first using the device. To improve the efficiency of designing designs using this device, this article uses a combination of pictures and text to help understand the voltage sampling logic of BQ76905, BQ76907 more clearly and intuitively.

#### **Table of Contents**

| 1 Introduction                    |   |
|-----------------------------------|---|
| 2 Normal Mode                     | 3 |
| 2.1 For 7 Cell Battery Pack       |   |
| 2.2 Less Than 7 Cell Battery Pack | 4 |
| 3 Sleep Mode                      | 5 |
| 3 Sleep Mode                      | 5 |
| 5 Cell Balance Mode               | 6 |
| 6 Summary                         | 8 |
| 7 References                      | Ç |

#### **Trademarks**

All trademarks are the property of their respective owners.

Introduction Www.ti.com

#### 1 Introduction

Figure 1-1 shows the functional block diagram of BQ76907. This can be seen from the figure that BQ76907 has a  $\Delta$ - $\Sigma$  ADC for each battery cell, TS Pin voltage, internal LDO output voltage and VREF1 voltage, and so on. The sampling accuracy can reach 4mV. Because battery cells share an ADC through MUX, some specific scheduling is necessary to realize voltages sampling.



Figure 1-1. BQ76907 Block Diagram

However, considering the different working scenarios, different numbers of battery cells, different requirements for sampling accuracy and speed, and different device power consumption, the implementation methods can be different. The following chapters describe the implementation in detail using BQ76907 as an example.

www.ti.com Normal Mode

#### 2 Normal Mode

#### 2.1 For 7 Cell Battery Pack

This section introduces the sampling logic of 7S battery pack and battery pack smaller than 7S in Normal Mode. For the 7S battery pack, as shown in Figure 2-1, the BQ76907 performs voltage sampling as ADSCAN LOOP.



Figure 2-1. ADSCAN LOOP for 7S Pack

Each ADSCAN LOOP contains 8 slots, of which the first 7 slots continuously collect the voltage of 7 cells, and the last slot is a shared slot.

The time T\_Slot of each slot can be configured through [CVADCSPEED\_1, CVADCSPEED\_0]. As shown in Table 2-1. The smaller the T\_Slot, the higher the sampling rate, but the lower the accuracy. On the contrary, the larger the T\_Slot, the lower the sampling rate, but the higher the accuracy. Therefore, users need to compromise between the speed and accuracy of BQ76907 sampling when configuring T\_Slot.

Table 2-1. T\_Slot

| CVADCSPEED_1 | CVADCSPEED_0 | T_Slot |
|--------------|--------------|--------|
| 0            | 0            | 2.93ms |
| 0            | 1            | 1.46ms |
| 1            | 0            | 732us  |
| 1            | 1            | 366us  |

The Shared Slot is shared by (TS Pin voltage, internal temperature, VC7 Pin voltage, VREF voltage and VSS voltage). Because these voltages do not require a fast sampling rate compared to the cell voltage, each ADSCAN LOOP can only sample one of the voltages. This process takes every 5 ADSCAN LOOPs to complete the sampling of all voltages. Therefore, every 5 ADSCAN LOOPs is called a FULLSCAN LOOP, as shown in Figure 2-2.



Figure 2-2. FULLSCAN LOOP

In many application scenarios, customers do not have very high requirements for the sampling rate, but have high requirements for power consumption, and hope to maintain a relatively low power consumption level in Normal Mode. For this reason, BQ76907 opens a register: LOOP\_SLOW [1, 0]. By configuring this register, users can insert several IDLE Slots after each Active Slot, and use this method to reduce the sampling rate and achieve lower power consumption. As shown in Figure 2-3.

Normal Mode Superior INSTRUMENTS

www.ti.com

Figure 2-3. ADSCAN LOOP with LOOP\_SLOW Speed Control

$$n = 2^{Loop\_SLOW[1:0]} - 1 \tag{1}$$

Where: relationship between n and the number of IDLE slots can also be directly referred to in Table 2-2.

| T-1-1- 0 0 | 1000 | 01 014/ 0  | 041     |
|------------|------|------------|---------|
| Table 2-2. | LUUP | SLOW Speed | Control |

| LOOP_SLOW [1] | LOOP_SLOW [0] | Loop Speed                                          |
|---------------|---------------|-----------------------------------------------------|
| 0             | 0             | Full Speed<br>(0 Idle Slot after 1 Active Slot)     |
| 0             | 1             | Half Speed<br>(1 Idle Slot after 1 Active Slot)     |
| 1             | 0             | Quarter Speed<br>(3 Idle Slots after 1 Active Slot) |
| 1             | 1             | Eighth Speed<br>(7 Idle Slots after 1 Active Slot)  |

#### 2.2 Less Than 7 Cell Battery Pack

For battery packs less than 7S, the cells must be connected in accordance with the connection method specified in Table 2-3, and Settings:Configuration:Vcell Mode must also be configured to the actual number of cells.

Table 2-3. Cell Usage and Connection

| Number of Cell Used | Connected Cells              | Shorted Cells           |
|---------------------|------------------------------|-------------------------|
| 6                   | VC7, VC6, VC5, VC3, VC2, VC1 | VC4                     |
| 5                   | VC7, VC5, VC3, VC2, VC1      | VC6, VC4                |
| 4                   | VC7, VC5, VC3, VC1           | VC6, VC4, VC2           |
| 3                   | VC7, VC5, VC1                | VC6, VC4, VC3, VC2      |
| 2                   | VC7, VC1                     | VC6, VC5, VC4, VC3, VC2 |

In the sampling cycle of BQ76907, to save sampling resources and improve sampling efficiency, BQ76907 can automatically skip channels that are not actually connected to cells. Taking the 4S battery pack as an example, as shown in Figure 2-4, BQ76907 automatically skips the sampling of the 2nd, 4th, and 6th channels. In this way, the number of slots in an ADSCAN LOOP is reduced from 8 to 5, greatly improving the sampling efficiency.



Figure 2-4. ADSCAN LOOP for 4S Pack

The LOOP SLOW Speed Control described in the previous section still applies here.

www.ti.com Sleep Mode

#### 3 Sleep Mode

When the device is in Sleep Mode, to save power, BQ76907 does not perform sampling all the time like in Normal Mode, but can perform sampling intermittently. As shown in Figure 3-1, in Sleep Mode, BQ76907 can maintain the IDLE state for a period of time and then enter the Burst sampling stage. The difference between Burst sampling and the ADSCAN LOOP mentioned previously is that Burst sampling can collect all cell voltages and Shared Slots at one time, to reduce the number of Bursts and save power consumption in Sleep Mode.



Figure 3-1. Voltage Measurement Loop in Sleep Mode (7S version)

The IDLE state time can be configured through the register Power:Sleep:Voltage Time. However, if the BQ76907 exits Sleep Mode during the Power:Sleep:Voltage Time, this can immediately perform a round of Burst sampling and then enter the Normal Mode sampling mode described previously.

### 4 Startup Mode

As shown in Figure 4-1, if this wakes up from SHUTDOWN Mode, exits from DEEPSLEEP Mode, or exits from CONFIG\_UPDATE Mode, BQ76907 can enter Startup Mode. As shown in Figure 4-1, at the moment of wakeup or exit, BQ76907 can immediately perform Burst sampling similar to Sleep Mode, that is, sampling all cell voltages and Shared Slots. After sampling, if there is no abnormal event such as protection, this can enter Normal Mode normally.



Figure 4-1. Voltage Measurement Loop in Startup Mode (7S version)

Note that in the Burst sampling phase of Startup Mode, all T\_Slots are fixed and cannot be configured. In addition, except for temperature-related sampling, all voltage sampling is performed according to the minimum time, to complete the acquisition of all voltages as quickly as possible, speed up the startup time, and optimize the user experience.

Cell Balance Mode Www.ti.com

#### 5 Cell Balance Mode

BQ76907 integrates a balancing circuit, which uses a passive balancing method and supports a maximum internal balancing current of 50mA. However, the host must send a command to enable balancing. This does not only support simultaneous balancing of non-adjacent cells, but also adjacent cells.

When balancing is turned on, the pin voltages of the corresponding cell and the adjacent cells can change. Figure 5-1 shows the equivalent circuit before and after the balancing of the Cell\_n cell is turned on.



Figure 5-1. BQ76907 Internal Balance Circuit

By Figure 5-1, the corresponding VCx input pin voltage change as follows:

Table 5-1. VCx Pin Voltage Changes Before and After Cell Balance Is Turned On

| Table of the voltage changes below and their con balance to familia on |                 |                                                                                    |
|------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------|
| Voltage                                                                | Balance OFF     | Balance ON                                                                         |
| $V_{(cn+1)} - V_{cn}$                                                  | $v_{cell\_n}$   | $\frac{V_{cell\_n}}{R_n + R_{n+1} + R_{\_dson}} \times R_{\_dson}$                 |
| $V_{(cn)} - V_{(cn-1)}$                                                | $v_{cell\_n}$   | $V_{cell\_n-1} + \frac{V_{cell\_n}}{R_n + R_{n+1} + R\_{dson}}$ $\times R\_{dson}$ |
| V(cn+2) - V(cn+1)                                                      | $V_{cell\_n+1}$ | $V_{cell\_n+1} + \frac{V_{cell\_n}}{R_n + R_{n+1} + R\_dson}$ × $R\_dson$          |

To prevent incorrect sampling voltage due to battery balancing, balancing must be disabled during sampling. To balance the balancing capability (balancing duty cycle) and sampling rate, the BQ76907 can add several IDLE Slots after the normal sampling ADSCAN LOOP

www.ti.com Cell Balance Mode



Figure 5-2. Voltage Measurement Loop in Cell Balance Mode (7S version)

$$m = \left(2^{CB\_Loop\_SLOW[1:0] + 1} - 1\right) \times 8 \tag{2}$$

The more IDLE Slots are inserted, the greater the balancing duty cycle is, and the stronger the balancing ability of the battery pack is, but the sampling refresh rate can be reduced. Therefore, users need to configure the CB\_LOOP\_SLOW[1:0] register according to the actual usage scenario.

In addition, when the cell balancing is turned off, due to the existence of the RC network, the voltage recovery takes a certain amount of time, which can cause a large error in several voltage samplings after the cell balancing is turned off. To avoid such errors, BQ76907 opens a delayed sampling register: Settings: Cell Balancing: Balancing Configuration[CBDLY2:0]. Through this register, we can insert a 0-64ms delay between turning off Cell Balance and valid voltage sampling, as shown in Figure 5-3.



Figure 5-3. Voltage Measurement Loop in Cell Balance Mode (7S version)



Summary www.ti.com

## 6 Summary

This article explains the voltage sampling logic of BQ76905/07 in detail and gives suggestions for settings in different modes to help understand of BQ76905/07 more clearly and intuitively.

www.ti.com References

#### 7 References

• Texas Instruments, BQ76907 2-Series to 7-Series High Accuracy Battery Monitor and Protector for Li-Ion, Li-Polymer, LiFePO4 (LFP), and LTO Battery Packs, data sheet.

- Texas Instruments, BQ76907 Technical Reference Manual.
- Texas Instruments, 5s-7s Battery Pack Reference Design With Low-Side MOSFET Control, design guide.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated